FISEVIER

Contents lists available at ScienceDirect

# Science of the Total Environment

journal homepage: www.elsevier.com/locate/scitotenv



# The chip manufacturing industry: Environmental impacts and eco-efficiency analysis



# Marcello Ruberti

Department of Economic Sciences, University of Salento, via Monteroni, 73100 Lecce, Italy

#### HIGHLIGHTS

- Chip fabrication firms have the most advanced manufacturing processes in the world.
- Chip production is highly input-intensive with huge environmental impact.
- This is the first paper on the ecoperformance assessment of the chip sector.
- Higher revenue per wafer produced seems to imply higher resource use.
- Higher R&D expenses seems to imply more GHG emissions and waste generation

## GRAPHICAL ABSTRACT



# ARTICLE INFO

Editor: Deyi Hou

Keywords: Chip Semiconductors Foundries CSR reports KEPIs Eco-efficiency

# ABSTRACT

Semiconductor manufacturing has followed the fate of a large part of industrial production: many companies, around the world, have maintained higher functions (design and engineering) and outsourced other production stages to third-party manufacturers, located mostly in Asia. Some chip companies have thus become "fabless" firms, commissioning the "fabrication" of their product to wafer "foundries" or "fabs". For the first time, in this paper, by calculating and subsequently analyzing various key environmental performance indicators (KEPIs) from the data of the fabs Corporate Social Responsibility (CSR) reports, the environmental impacts and the eco-efficiency of the world's leading semiconductor foundries are analyzed and assessed. The aim is to highlight the relations between company size, technological capacity and environmental impact. A preliminary homogenization was necessary to process the company original data and indicators, often related to different units of production, and to obtain raw data in absolute value. Subsequently, adopting a single common manufacturing index (MI), it was possible to obtain and use new comparable performance indicators and KEPIs. The consequent comparative assessment allowed to give a reliable overall picture of the current resource consumption and pollution of this highly strategic sector, highlighting its next heavy environmental challenges. The result, in fact, is that, differently to what happens in many other sectors, in the semiconductor industry, larger company size (higher revenue), higher value added per wafer produced (higher revenue/MI), and higher technological capacity (higher R&D expenses and smaller technology node) are not always related to lower quantities (per unit of production) of water, energy, waste, wastewater and GHG emissions. It is hoped that, for the future, foundry firms, especially those with the most advanced technologies, will invest much more to optimize their resource use and to further reduce GHGs emissions and waste generation.

# 1. Introduction

Semiconductors or semiconductor devices are also known as chips, microchips or integrated circuits (ICs). They are not only the beating heart of

E-mail address: marcello.ruberti@unisalento.it.

the digital age in which we live but also the key strategic tools of the current and future global geopolitical assets and digital and energy transition policies (US 116th Congress, 2020; US 117th Congress, 2020; European Commission, 2022), being critical components in many different fields (consumer and industrial electronics, telecommunications, automotive, military equipment, etc.).

According to the World Semiconductor Trade Statistics (WSTS, 2022), the global semiconductor market, in 2021, reached a total revenue of over US \$ 550 billion, up 26.2 % compared to the previous year; nearly one fifth of this revenue (i.e., US \$ 107.5 billion) is attributable to the wafer fabrication sector only (TrendForce, 2022).

Semiconductor manufacturing is one of the most complex, globalized and interlinked industrial supply chains in the world (Varas et al., 2021). It basically consists of three major steps or phases, each of them with high know-how intensity levels (core intellectual property, IP): 1) design; 2) "fabrication"; 3) "assembly, testing and packaging" (ATP). All these three phases can be carried out: a) in-house, by a single company ("integrated device manufacturer" or IDM), as for Intel; although this happens in very few cases now; b) or, as it is much more common, by different agents. In fact, a company ("design-only firm" or "fabless firm"), such as AMD, Qualcomm, Broadcom, Texas Instruments (TI), ST Microelectronics, and so on, could simply design its ICs and outsource some other phases: e.g., the wafer fabrication to a specific facility ("pure play foundry" or "fab"), that usually manufactures designs for others, and the ATP stage to an "outsourced semiconductor assembly and testing (OSAT) firm" (Khan et al., 2021; US DOE, 2022).

#### 1.1. Manufacturing technologies overview

Chip manufacturing requires highly specialized and very expensive plants, based on advanced processes, equipment and tools.

Below, the fabrication phases and the most used technologies (among the myriads of those possible and/or in the testing phase) are briefly described, starting from polycrystalline EG (electronic grade) silicon (or gallium arsenide, germanium, gallium nitride, aluminum oxide, etc.) to get the final device (Liu, 2021). From EG silicon, cylindrical ingots (boules) of monocrystalline silicon, in an extremely pure form and of various diameters, are obtained by float zone (FZ) or Czochralski (CZ) methods (Anttila, 2020). The ingots are then sectioned into wafers of different thickness and subjected to a preliminary planarization (Kao and Chung, 2021). The subsequent processes are substantially the following macro-phases: doping, thinfilm deposition, removal process, and lithography; not necessarily according to this sequence (Adak, 2021). During the doping step, dopant atoms are introduced into semiconductors by ion implantation, gas-source doping, solid-source doping, and drive-in diffusion (Duffy et al., 2020). By deposition, material is transferred on the wafer surface. It can take place by various techniques of different complexity depending on the wafer features; those most commonly used are the following: physical vapor deposition (PVD), chemical vapor deposition (CVD), electrochemical deposition (ECD), molecular beam epitaxy (MBE), and atomic layer deposition (ALD) (Wang et al., 2016; Devaray et al., 2022). By various lithographic techniques (e.g., optical or UV lithography or photolithography, extreme ultraviolet lithography or EUVL, wet lithography, electron-beam lithography, nanoimprint) (Singh et al., 2017; Saifullah et al., 2022), an ionic beam or UV radiation selectively remove parts of the wafer, previously coated with a chemical substance (photoresist), using quartz photoplates (photomasks), containing the patterns to be produced, and specific equipment (stepper or mask-aligner) (Lee, 2021; Fang and He, 2022). During deposition and lithography, removal processes (wet or dry etching), collectively or selectively, subtract material from the wafer surface by plasma corrosion techniques (e.g., RIE, reactive-ion etching), chemical substances (hydrofluoric acid or other developer solutions) or chemical-mechanical planarization (CMP) (Shen et al., 2018; Huff, 2021). The remaining photoresist is removed in another step (resist strip process) by solvents, oxygen plasma etching or UV-ozone ashing (Kohli, 2019). Each of these fabrication steps involves high environmental impact related to the use of huge quantities of ultrapure water (UPW), energy, and hazardous substances, and to pollutants emissions and waste generation.

After the fabrication processes, each ICs gets tested to verify its correct operation (ATP phase). ATP processes are many and very different from each other, depending on the packaging type and material, wafer type and material and packaging technology. They are characterized by constant and fast innovations and labor-intensive phases, carried out by many companies, some of which are also very small because ATP segment has the lowest entry barriers (Andrae and Andersen, 2011; Khan et al., 2021). For these reasons, it is not possible to investigate the environmental impacts of the companies of ATP sector.

#### 1.2. Background, aim and scope

As stated above, wafer fabrication step is one of the most profitable phases of the entire semiconductor value chain. It has also the manufacturing phase with the highest environmental impact, since it involves the use of huge quantities of raw material, water, energy, and the generation of waste and emissions. For the first time, in this paper, by the calculation and subsequent comparative analysis of the processed Key Environmental Performance Indicators (KEPIs), the environmental impacts and ecoefficiency of the world's leading semiconductor "foundries" or "fabs" (i.e., of those firms that deal exclusively with the fabrication phase, turning raw silicon into ICs) are analyzed and assessed.

Semiconductor production is moving, more and more, towards the centralization of production to achieve important and vital economies of scale which, in turn, require very high investments in plants, equipment and R&D. Over the past few years, the required technology (in particular, that related to semiconductor manufacturing equipment, SME) has become increasingly advanced and the correlated investments increasingly higher (many billions of US \$ per plant) (McKinsey & Co., 2020). Due to this huge amount of money, many foundries were no longer able to invest in R&D and went out of business; in addition, there were difficulties, for some big brands (AMD, Qualcomm, TI, etc.), to re-shoring many steps of their production (Kamakura, 2022). Therefore, there has been a progressive, strong concentration, in particular, of the fabrication step in the hands of few foundries (SIA, 2021), of which only one is the absolute dominant: the Taiwanese Semiconductor Manufacturing Company (TSMC), which holds, in 2021, over 50 % of the global foundry revenue (TrendForce, 2022).

About that, fabrication firms that, in 2021, recorded the largest market shares of the global foundry revenue (equal to US \$ 107.5 billion) were the following: TSMC Ltd. (53 % revenue share), Samsung Semiconductor Global (18 % share), United Microelectronic Corporation (UMC, 7 % share), GlobalFoundries (GF) Inc. (6 % share), Semiconductor Manufacturing International Co. (SMIC, 5 % share), Hua Hong Semiconductor Ltd. (HHS Group, 2 % share), and Powerchip Semiconductor Manufacturing Corp (PSMC, 2 % share).

By going to back, along the semiconductor global supply chain and adopting a Life Cycle Assessment (LCA) approach, the contribution, to the overall environmental impact, of the equipment suppliers should also be assessed. The world market of this other sector is currently dominated especially for the latest generation semiconductors, which manufacturing requires the most advanced technologies, e.g., EUVL and micro-diffractionbased focus (mDBF) equipment (Lakcher et al., 2020) - by the Dutch company ASML (Advanced Semiconductor Materials Lithography) Holding N.V., founded in 1984 by a joint-venture between Philips and ASMI (Advanced Semiconductor Materials International). ASML has become a colossal multinational corporate in few years: in 2021, it has achieved a revenue of 18.6 billion euros with almost 30,000 employees (Boerse Group AG, 2022); it claims to hold between 80 % and 85 % of the total market share of semiconductor manufacturing equipment and 100 % of the EUVL systems' world supply (ASML, 2022). However, this research will not analyze the environmental performance of ASML, which belonging to a different industrial segment, has very different processes and output, not comparable with those of the foundries. Furthermore, to date, excluding the recent restrictions imposed by the US on its sales to China, ASML sells its advanced equipment

indifferently to all foundries, and, therefore, its contribution is not an influencing factor to be investigated for the fabs' environmental analysis and assessment

Over the years, some researchers have analyzed the applicability of LCA to this particular industry. LCA is a powerful method to give a global vision of the impacts generated by products and would be very useful also for this sector, but if it were easily applicable to this context. Krishnan et al. (2004) were the first who developed a schematic model of a bottom-up LCA approach for semiconductor production, recognizing the related limits and difficulties of this implementation. Other authors (Huang et al., 2012) set alternative methodologies to reduce time and costs of a traditional LCA for the calculation of the carbon footprint of these products (CFPs), identifying and isolating specific key process factors. In this context, a valuable and extensive contribution, concerning the characterization and quantification of the environmental impacts of semiconductor industry, was provided by Boyd (2012), who described different analytical techniques useful for applying LCA methodology to different types of semiconductors: complementary metal-oxide semiconductor (CMOS), flash memory, and dynamic random-access memory (DRAM).

By the survey of the available literature, it was found that there were very few scientific case studies and researches about the assessment of the environmental impacts of semiconductor industry, investigating in particular one or more phases of wafer fabrication, namely: Ahmad, 2007; Higgs et al., 2009; Liu et al., 2010, Boyd et al., 2010; Wang, 2014; Huang et al., 2016; Kuo et al., 2022.

The common limit of these studies, deeply analyzed in the discussion section of this paper, was their restricted research scope: the related authors, in fact, dealt only with the impact assessment of single fabrication processes or production phases. So far, no study has focused on the overall impacts of this sector or, at least, of a whole company. And this, for many reasons, mainly: technological and trade secrets, hard availability of reliable data for LCA, intrinsic complexity of the industrial sector, complexity and variability of the related production technologies and methods, very fast innovations, different feature of the products and different manufacturing technologies (Kuo et al., 2022). For the same reasons, for scholars, it is not easy identifying and setting sector standards as reference to compare environmental performance and impacts of different companies, plants or processes (Mullen and Morris, 2021; Kuo et al., 2022).

To fill this research gap, the author of this paper aims to give his contribution for an overview of the environmental impacts and eco-efficiency of this complex and high-risk industry by investigating, among other things, the connections between the size of a company (revenue, production), its technological capacity (process technology node, R&D annual expenses) and its environmental impacts, (water use and energy consumption, pollutants emissions and waste generation).

The subject analyzed by this paper is extremely topical, considering that this sector is assuming worldwide an increasing political and economic prominence. Indirect examples of its global strategic importance are the recent crisis about the availability of microprocessors ("chip crunch") and the political disputes between China and Taiwan, mainly founded on the worldwide role assumed by the latter country in the production of semiconductor devices.

## 2. Materials and methods

This study was focused on the calculation and subsequent analysis of the environmental data and indicators of the Corporate Social Responsibility (CSR) reports of the foundries only, i.e., excluding the IDM companies, the fabless firms and the OSAT companies; this to avoid the risk of invalidating the consequent comparative analysis taking into account substantially different manufacturing processes and environmental impacts. In fact, at the moment, it is not possible, analyzing the respective CSR reports or other available official documents, to identify and isolate data of resource consumption, waste generation and pollutant emissions of the portion of IDM production process concerning the chip fabrication step only. This exclusion, however, does not invalidate this study, because, as

stated, it concerns the analysis and assessment comparison of the performances of the foundries only.

The preliminary data collection and processing, basically, consisted of the following alternative operations: or 1) collection of a series of KEPIs for common items, both identifying them in the CSR reports and reporting them as they are, if available in an appropriate format (for example, in the case of UMC); or 2) KEPIs calculation starting from data available in absolute value (e.g., for TSMC); or, as more often it happened, 3) conversion of the KEPIs already available in the foundries reports by suitable factors. These preliminary steps were fundamental to normalize, homogenize and, subsequently, compare the environmental performance data of the various companies.

Data sources were, almost exclusively, unless otherwise indicated (e.g., in some cases, the information was found into the same companies' websites), the company CSR reports and, precisely, the specific part of each report reserved to the environmental, social and governance (ESG) Performance Summary section, if present, or into other non-specific sections of the same reports.

In order to make the logic and the contents of this study clearer to the readers' understanding, it was considered appropriate giving an overview of the research framework of this paper. The related research activities were subdivided into several procedural steps, namely: Phase-1 (Data collection); Phase-2 (MI processing); Phase-3 (Data homogenization); Phase-4 (KEPIs processing); Phase-5 (Comparative analysis). By each of these phases, it was obtained an output which was used as input for the immediately following phase. For shortness and more intelligibility, it was also considered suitable the following summary table:

The data of CRS reports, about the company output and environmental impacts, were the basis for the processing of the eco-efficiency keyindicators, that, subsequently, allowed to compare different company performance situations. The choice of these indicators, referred to a common production unit (i.e., manufacturing index, MI), was obviously in part conditioned by the data availability in the CSR reports. A selection was made to choose only those items and data that were available in all the examined company reports. For these reasons, the items considered and used for the subsequent calculation of KEPIs and for the eco-efficiency analysis, were the following: a) revenue; b) R&D expenses; c) production; d) GHG scope 1 emissions; e) GHG scope 2 emissions; f) fluorinated or F- GHG emissions; g) energy consumption; h) water withdrawal; i) wastewater discharge; 1) general waste generated; m) hazardous waste generated. It was necessary to overcome some difficulties to obtain the necessary data for this analysis, because not all the foundry KEPIs are available in a standard common format. For example, many companies did not disclose their annual production (e.g., in terms of number of wafers produced or total area of wafers); besides, the analyzed firms used different manufacturing parameters (i.e., units of production) to normalize their performance data (Table 1). In this way, an immediate comparative assessment was not possible. For these reasons, a preliminary data homogenization was necessary to do.

Due to the above, and for the purpose to obtain comparable KEPIs, starting from the data and indicators available in the CSR reports, it was chosen to adopt a common divider or industry standard: i.e., a unique MI, equivalent to the total area of the wafers annually produced (wafer-m² or wfr-m²) by a specific foundry, taking into account the number of wafers annually manufactured and the number of masking steps or layers required to wafer fabrication (AMD, 2022). This MI is directly related to the complexity of production process and to the quantities of inputs (raw material, energy), waste and to production costs. In fact, MI and the technological complexity of the wafer fabrication processes are mainly a function of the wafer size (maximum diameter that can be processed), process technology node (or technology node, or process node or process feature size) and the number of wafer mask layers, proportional to the number of steps required to produce a wafer (Den et al., 2018).

The calculation of this MI – then, as common production unit to which referring the various economic and environmental performances of the analyzed foundries – was a fundamental step in order to proceed to the subsequent phase of inter-company comparison of the various performance

Table 1
Research framework.



indicators. In fact, within the CSR reports, numerical data, in absolute value, of economic and environmental aspects were rarely available: indeed, there were, almost always, data normalized to different production units (i.e., different MI), as reported in Table 2. This would have made impossible an immediate performance comparison between different companies. For the calculation of a common MI, it was considered that a wafer has, on average, e.g. 45 Mo-Si mask layers (Semiconductor Engineering, 2022) and that a round wafer size of 11.8 in. (usually referred as 12") and another of 7.9 inch (usually referred as 8") have, respectively, a diameter of 300 mm (and then, an area of 0.070686 m<sup>2</sup>) and 200 mm (and then, an area of 0.031416 m<sup>2</sup>). For example, in the case of TSMC, to transform its MI (i.e., 12-inch wfr-layer), it was necessary to multiply it by the following conversion factor (as indicated in Table 2): 0.0015708 (wfr-m<sup>2</sup>). This adjusted MI was obtained dividing the wafer area (0.070686 m<sup>2</sup>) by the average number (45) of the mask-layers of each wafer. In any case, in Table 2, the conversion factors of all the companies and, in the related legend, the calculation procedure, used to obtain them, are shown. For the final assessment of performance comparison between the examined companies, it was considered useful to summarize the different data and indicators in a graphical framework (Table 5), following the subsequent steps and assumptions: 1) the indicators considered for this purpose were: a) Smallest technology node, b) Revenue per unit of production (Revenue/MI), c) Scope 1&2 GHG emissions intensity (1&2-GHG/MI), d) F-GHG emissions intensity (F-GHG/MI), e) Energy intensity (Energy/MI), f) Water withdrawn per MI (Water/MI), g) Wastewater discharge per MI (Wastewater/MI); h) Waste generated for MI (Waste/MI), i) Hazardous waste for MI (H-waste/MI); 2) the highest value of each indicator of the above items was set equal to 1 (e.g., in Table 4, the TSMC value of 48,970 was considered equivalent to 1); 3) the other values of the same indicator of the remaining companies were compared to this highest value (e.g., for UMC, 26,510/48,970 = 0.54); 4) for each of these new derived indicators (e.g., the above 0.54), thus calculated, a value judgment was indicated using the following classes (on a scale ranging from 0 to 1):  $0 \div 0.20$ : "Very Good" (VG);  $0.21 \div 0.40$ : "Good" (G);  $0.41 \div 0.60$ : "Neutral" (N);  $0.61 \div 0.80$ : "Bad" (B);  $0.81 \div 1.00$ : "Very Bad" (VB) (Table 5); 5) then, since this is a scale with different efficiency grades, it implies that, with the exception of Revenue/MI only, a

Table 2
World major wafer production companies (2020).
Sources: Information and elaboration of data of Trendforce (2022), TSMC (2020), UMC (2020), GF (2021), SMIC (2020), PSMC (2020), HHS (2020).

| Company                         | Headquarters (a) | Fabs in operation (country codes) (b)                | Wafer size (c)                                      | Smallest<br>technology<br>node (d) | Manufacturing<br>Indexes (MIs) (e)           | MI Conversion<br>factor° to<br>wfr-m <sup>2</sup> (f) |
|---------------------------------|------------------|------------------------------------------------------|-----------------------------------------------------|------------------------------------|----------------------------------------------|-------------------------------------------------------|
| TSMC                            | Hsinchu (TW)     | TW (10 fabs), CN (2 fabs), US (1 fab) and SG (1 fab) | 150 mm (1 fab), 200 mm (7 fabs),<br>300 mm (6 fabs) | 5 nm                               | 12-inch equivalent wafer<br>mask layer       | 0.0015708 <sup>a</sup>                                |
| Samsung Semiconductor<br>Global | Suwon (KOR)      | KOR (4 fabs), CN (1 fab) and US (1 fab)              | 200 mm (1 fab), 300 mm (5 fabs)                     | 7 nm                               | N/A                                          | -                                                     |
| UMC                             | Hsinchu (TW)     | TW (8 fabs), CN (2 fabs), JP (1 fab), SG (1 fab)     | 150 mm (1 fab), 200 mm (7 fabs),<br>300 mm (4 fabs) | 14 nm                              | wafer-m <sup>2</sup> (wfr-m <sup>2</sup> )   | 1                                                     |
| GF                              | Malta (US)       | SG (4 fabs), DE (3 fabs), US (3 fabs)                | 200 mm (4 fabs), 300 mm (6 fabs)                    | 12 nm                              | *12-inch equivalent wafer<br>mask layer      | 0.0015708 <sup>a</sup>                                |
| SMIC                            | Shanghai (CN)    | CN (9 fabs)                                          | 200 mm (3 fabs), 300 mm (6 fabs)                    | 8 nm                               | 8-inch equivalent wafer<br>mask layer        | 0.0006981333 <sup>b</sup>                             |
| PSMC                            | Hsinchu (TW)     | TW (3 fabs)                                          | 300 mm (3 fabs)                                     | 22 nm                              | wafer-cm <sup>2</sup> (wfr-cm <sup>2</sup> ) | 0.0001 <sup>c</sup>                                   |
| HHS                             | Shanghai (CN)    | CN (2 fabs)                                          | 300 mm (2 fabs)                                     | 14 nm                              | 8-inch wafer                                 | 0.031416 <sup>d</sup>                                 |

<sup>°</sup> from (e) to a common MI (wfr-m<sup>2</sup>).

<sup>&</sup>lt;sup>a</sup>  $(0.070686 \text{ m}^2) / (45 \text{ mask-layers}) = 0.0015708 (\text{wfr-m}^2).$ 

 $<sup>^{</sup>b}$  (0.031416 m<sup>2</sup>) / 45 (mask layers) = 0.0006981333 (wfr-m<sup>2</sup>).

 $<sup>^{</sup>c}$  (1 m<sup>2</sup>) • (10<sup>-3</sup> cm<sup>2</sup>) = 0.0001 (wfr-m<sup>2</sup>).

<sup>&</sup>lt;sup>d</sup>  $(31,416 \text{ mm}^2) \bullet (10^{-6} \text{ m}^2) = 0.031416 \text{ (wfr-m}^2).$ 

<sup>\*</sup> arbitrary.

Table 3
World major wafer foundries performance data (2020).
Sources: Elaboration of data of TSMC (2020), UMC (2020), GF (2021), SMIC (2020), PSMC (2020), HHS (2020).

|                                                       | TSMC     | UMC    | GF     | SMIC   | PSMC   | HHS    | Total   |
|-------------------------------------------------------|----------|--------|--------|--------|--------|--------|---------|
| a) Revenue (Million USD)                              | 45,969   | 5959   | 5959   | 4256   | 851    | 851    | 63,859  |
| b) R&D Investments (Million USD)                      | 3464     | 438    | 477    | 677    | 104    | 108    | 5268    |
| c) Production - Wafer-m <sup>2</sup> (in 000)         | 938.7    | 224.8  | 194.6  | 123.9  | 122.7  | 64.2   | 1669    |
| d) GHG Emissions - Scope 1 (000 tCO <sub>2</sub> e)   | 2450.3   | 717.0  | 423.5  | 550.1  | 107.9  | 18.1   | 4267    |
| e) GHG Emissions - Scope 2 (000 tCO <sub>2</sub> e)   | 7460.2   | 1852.4 | 214.8  | 1579.2 | 565.1  | 430.5  | 12,102  |
| f) GHG Emissions - Scope 1&2 (000 tCO <sub>2</sub> e) | 9910.5   | 2569.4 | 638.3  | 2129.3 | 673.0  | 448.6  | 16,369  |
| g) F-GHG Emissions (000 tCO <sub>2</sub> e)           | 1311.5   | 461.4  | 318.0  | 416.9  | 459.5  | 223.6  | 3191    |
| h) Total Energy Consumption <sup>a</sup> (GWh)        | 16,919.1 | 3761.6 | 3215.0 | 1775.1 | 1265.9 | 831.1  | 27,768  |
| i) Water Withdrawal (000 t)                           | 129,110  | 22,748 | 27,258 | 26,629 | 6114   | 15,938 | 227,797 |
| 1) Wastewater Discharge (000 t)                       | 51,810   | 4308   | 23,786 | 13,170 | 4013   | 6030   | 103,117 |
| m) General Waste Generated (t)                        | 277,340  | 25,107 | 20,401 | 33,878 | 10,934 | 6143   | 373,803 |
| n) Hazardous Waste Generated (t)                      | 298,400  | 31,634 | 41,503 | 28,706 | 6247   | 9262   | 415,752 |
| o) Total Waste Generated (t)                          | 575,740  | 56,741 | 61,904 | 62,584 | 17,181 | 15,405 | 789,555 |

<sup>&</sup>lt;sup>a</sup> Electricity and natural gas.

high value of a specific indicator means a low company performance (e.g., low technological capacity, low efficiency in resource use and high environmental impact); 6) the above scale was the basis of the Graphical Abstract, converting the value of each class into a suitable pictogram (mood scale); 7) the overall average value for each fab was entered in the last row of Table 5 and converted, also in this case, into an unitary format setting the highest value (89) equal to 1, thus giving an immediate idea of the overall environmental impact of each company.

It would have been of undoubted importance and usefulness to differentiate the productions of the various companies by type of chip and/or specific technological process; in fact, if that were possible, this would have helped to make a more accurate analysis. However, this was impossible for the following reasons: a) currently, data and information sources of such high detail (i.e., differentiated by type of chip and/or by type of technology) are not made available by the analyzed foundries, probably for reasons of trade secrets and know-how protection; b) chip features, and the related production technology, of the analyzed manufacturers are many and very different: as it can be seen in Table 2, in which it was specified, for example, that the same company produces wafers of different sizes (from 150 to 300 mm); a wafer size is related to a particular type of process (in fact, for this reason, plants are located in different territories on the basis of wafer size and feature) and, obviously, to different environmental impacts; unfortunately, this information is not available for the public: in fact, e.g., the environmental data and the KEPIs of the CSR reports concern the entire organization and are not differentiated on the basis of each particular process; c) moreover, due to lack of data, it is impossible to relate the environmental performance, on the basis of each process node, because each company had different nodes output: e.g., in 2021, TSMC has produced chips at 350, 250, 220, 180, 160, 150, 28, 20, 16, 5, 3 nm; UMC at 4000, 1000, 500, 350, 250, 180, 150, 130, 110, 90, 55, 40, 28, 14 nm; GF at 600, 350, 180, 110, 90, 65, 45, 40, 28, 22, 14, 12 nm; SMIC at 350, 180, 90, 55, 45, 40, 32, 28, 14, 12, 8 nm; PSMC at 90, 70, 22 nm; and HHS at 65, 55, 28, 22, 14 nm.

#### 3. Results

In Table 2, summary information of the analyzed companies was reported: headquarters, fabs in operation, wafer size, smallest technology node (or process transistor gate length, i.e., the size of the nanometric features that can be etched onto the wafers) and the different MIs, used by the companies to normalize the data of their own several environmental performances declared in their respective environmental reports. In the same table, the conversion factors of the different MIs for the examined companies are also indicated.

The 2020 data of all the companies listed above were used, with the exception of Samsung Group because, from the annual Samsung Electronics Sustainability reports, it was not possible to find the performance information about its Semiconductor Division alone. After the calculation of data and indicators of all the analyzed companies (TSMC, UMC, GF, SMIC, PSMC and HHS), Table 3 was obtained, in which the raw data of each company have been indicated for each single item, as stated above.

By the consequent processing of the data contained in the above table, eco-efficiency indicators (KEPIs) were obtained. The most significant related results of these operations are shown in Table 4 and in the related figures below. Table 4, in which the performance indicators and KEPIs of the six companies are shown, was later used as reference basis for the final comparative analysis.

TSMC, SMIC, GF and UMC, having the highest technological capacity (high R&D expenses per MI and smaller technology node) (Table 4), are also the foundries with the highest unitary values of revenue (Fig. 1).

Semiconductor fabrication involves, as it can be seen from Table 4, the production of a considerable amount of GHG emissions (estimated

Company performance and eco-efficiency indicators (KEPIs) (2020).

Sources: Elaboration of data of TSMC (2020), UMC (2020), GF (2021), SMIC (2020), PSMC (2020), HHS (2020).

|                                                                          | TSMC   | UMC    | GF     | SMIC   | PSMC   | HHS    | Total  |
|--------------------------------------------------------------------------|--------|--------|--------|--------|--------|--------|--------|
| a) Revenue/MI (USD/wfr-m <sup>2</sup> )                                  | 48,970 | 26,510 | 30,622 | 34,350 | 6936   | 13,255 | 38,261 |
| b) R&D Investments/MI (USD/wfr-m <sup>2</sup> )                          | 3690   | 1948   | 2451   | 5464   | 848    | 1682   | 3156   |
| c) GHG <sub>1</sub> /MI (kg CO <sub>2</sub> e/wfr-m <sup>2</sup> )       | 2610   | 3190   | 2176   | 4440   | 879    | 282    | 2557   |
| d) GHG <sub>2</sub> /MI (kg CO <sub>2</sub> e/wfr-m <sup>2</sup> )       | 7947   | 8241   | 1104   | 12,746 | 4606   | 6706   | 7252   |
| e) GHG <sub>1&amp;2</sub> /MI (kg CO <sub>2</sub> e/wfr-m <sup>2</sup> ) | 10,558 | 11,431 | 3280   | 17,186 | 5485   | 6988   | 9808   |
| f) F-GHG/MI (kg CO <sub>2</sub> e/wfr-m <sup>2</sup> )                   | 1397   | 2053   | 1634   | 3365   | 3745   | 3483   | 1912   |
| g) Energy Intensity (MWh/wfr-m <sup>2</sup> )                            | 18.024 | 16.734 | 16.521 | 14.327 | 10.317 | 12.945 | 16.638 |
| h) Energy Efficiency (MWh/Million USD)                                   | 368.1  | 631.2  | 539.5  | 417.1  | 1487.5 | 976.6  | 434.9  |
| i) Water Withdrawal/MI (tons/wfr-m <sup>2</sup> )                        | 137.5  | 101.2  | 140.1  | 214.9  | 49.8   | 248.3  | 136.5  |
| l) Wastewater Discharge/MI (tons/wfr-m <sup>2</sup> )                    | 55.2   | 19.2   | 122.2  | 106.3  | 32.7   | 93.9   | 61.8   |
| m) General Waste Generated (kg/wfr-m <sup>2</sup> )                      | 295    | 112    | 105    | 273    | 89     | 96     | 224    |
| n) Hazardous Waste Generated (kg/wfr-m <sup>2</sup> )                    | 318    | 141    | 213    | 232    | 51     | 144    | 249    |
| o) Total Waste Generated (kg/wfr-m²)                                     | 613    | 252    | 318    | 505    | 140    | 240    | 473    |



Fig. 1. Revenue per Unit of Production (USD/wfr-m<sup>2</sup>).

according to the GHG Protocol and the ISO 14064-1 Standard). Only two companies (TSMC and UMC) disclose the data of their own GHG Scope 3 emissions; for this reason, it was decided to exclude them from this study.

Indirect emissions (Scope 2), generally, are much higher than direct emissions (Scope 1), related, as it is known, to the activities controlled by an organization. Between them, the corresponding emission average ratio is approximately 3:1 (Table 4). There are cases, however, in which this ratio has very higher values (e.g., almost 24:1 for HHS); this probably occurs when most of the production processes are carried out by third parties.

The GHG emission (Scope 1 and Scope 2) intensity is, on average,  $9800 \text{ kg CO}_2\text{e/wfr-m}^2$  (Fig. 2). Those foundries, that significantly have values below this average (GF, PSMC and HHS), probably use more renewable energy sources (like photovoltaic one) or outsource some upstream and downstream phases of their wafer manufacturing. Obviously, the complexity of wafer architecture affects production costs, energy consumption and the related GHG emissions; TSMC, UMC and SMIC are examples of this situation.

Huge quantities of different fluorinated compounds (i.e.,  $CH_3F$ ,  $CHF_3$ ,  $CH_2F_2$ ,  $CF_4$ ,  $C_2F_6$ ,  $C_3F_8$ ,  $NF_3$ ,  $SF_6$ , etc.) with high Global Warming Potential (GWP) are used by the semiconductor fabs to print circuits on wafers, to clean the CVD chambers and as fluorinated heat transfer fluids (FHTFs) (US EPA, 2018; IPCC, 2022). The highest quantities of F-GHG emissions per unit of production are related to the processes of PSMC (3.75 t  $CO_2e/wfr-m^2$ ), HHS (3.48 t  $CO_2e/wfr-m^2$ ) and SMIC (3.37 t  $CO_2e/wfr-m^2$ ) (Fig. 3). The company with the most advanced recovery systems of these gases, directly in the chambers of production tools is TSMC (1397 kg  $CO_2e/wfr-m^2$ ) (TSMC, 2020).

Energy, in the semiconductor industry, almost entirely as electricity, is mainly used to power production equipment and tools and to constantly guarantee the high critical cleanroom standards (PG&E, 2011). The highest overall energy intensity values per unit of production (Fig. 4) are related to the fabrication processes of those firms having the highest production volumes and the best energy efficiency performances compared to the revenue (Tabb. 3 and 4): TSMC (18.02 MWh/wfr-m²), UMC (16.73 MWh/wfr-m²), GF (16.52 MWh/wfr-m²), and SMIC (14.33 MWh/wfr-m²).



Fig. 2. GHG Emission Intensity - Scope 1&2 (kg CO<sub>2</sub>e/wfr-m<sup>2</sup>).



Fig. 3. F-GHG Emission Intensity (kg CO<sub>2</sub>e/wfr-m<sup>2</sup>).

The component of electricity and energy consumption from non-renewable sources – in all production cycles that are responsible for direct and indirect GHG emissions, as it is also in this one – must be considered to have a double burden for the overall environmental impact of a company: in fact, in addition to the impact on the environment due to the consumption of energy from fossil sources (i.e., depletion of natural resources), it also correspondingly causes another type of impact, related to the generation of GHG (Scope 1, 2, 3) and other pollutants emissions by own or others' combustion processes.

Many thousands of tons of ultrapure water (UPW) are also required for the production of a single square meter of wafer. UPW, which must be absolutely free of dissolved particles, ions and gases, is used in the wafer cleaning processes. Smaller and more complex wafers require more UPW. Generally, almost all the water intake becomes UPW (Hoo et al., 2009; TSMC, 2020; UMC, 2020).

The water used per unit of production varies widely: ranging from 50 t/wfr-m<sup>2</sup> of PSMC to almost 250 t/wfr-m<sup>2</sup> of HHS (Fig. 5). The

TSMC indicator is on the average. HHS has the highest water intensity and high volumes of wastewater discharge (94 t/wfr-m<sup>2</sup>).

Conversely, from the examination of Fig. 6, in which the volumes of wastewater discharge for MI are shown, the companies that, among all, have the related low volumes of wastewater discharge, are the following: UMC, PSMC and TSMC.

Many different wastes are produced during the semiconductor fabrication processes. The flows of waste generated can be divided into general or non-hazardous waste (e.g., processing waste, waste solvents, waste ammonium sulfate, sludge from water treatment, containers, waste mixed hardware, domestic waste, and others) and hazardous waste (e.g., waste acids, waste solvents, waste copper sulfate, containers and others) (UMC, 2020). The foundries that have the highest values of total waste per wfr-m² (Fig. 7) and hazardous waste per wfr-m² (Fig. 8) are also those (TSMC and SMIC) that have the highest revenue per unit of production and produce the wafers with the most advanced and complex architecture.



Fig. 4. Energy Intensity (MWh/wfr-m<sup>2</sup>).



Fig. 5. Tons of Water Withdrawn per wfr-m<sup>2</sup>.

In order to better summarize and understand the overall situation, it was considered useful, as above stated, to group the values of the calculated KEPIs in a summary dashboard (Table 5).

By the above Table 5, it was possible to get a schematic picture of the comparative assessment of the various companies regarding their respective environmental impacts and eco-efficiency performance. In fact, it was possible to easily compare these indices, not only, each other for the same item of the table, but also with those indices of other items for the same and/or other company. SMIC and TSMC were the foundries with the highest overall average impact: (as resource use, GHG emission and waste generation) respectively, 0.89 and 0.70. These same companies, as stated above, were also those that had the highest technology capacity, the highest revenues and the most advanced semiconductors production.

PSMC had the best environmental performance compared to the others (0.38 as average value).

It is clear that advanced products (higher revenue/MI), bigger company size (higher annual revenue), and higher technological capacity

(R&D investments, technology process node) are not always directly related to lower eco-efficiency indicators.

#### 4. Discussion

The first attempt to assess the environmental impact of chip manufacturing was made by Ahmad in his 2007 thesis dissertation concerning the application of LCA methodology to a CMOS wafer production. In the conclusions of his study, he stated that – in accordance with what was highlighted above in this paper, about the double burden of energy consumption from non-renewable sources for the overall environmental impact of a company – the energy consumption of manufacturing equipment and tools are preponderant (75 %), compared to other components, for the overall environmental effects associated with CMOS production.

These considerations were also confirmed by the results of the subsequent research of Liu et al. (2010) and Wang (2014). The formers dealt with the LCA of DRAM (dynamic random-access memory) in Taiwan's



Fig. 6. Tons of Wastewater Discharge per wfr-m<sup>2</sup>.



Fig. 7. Kilograms of General Waste Generated per wfr-m<sup>2</sup>.

semiconductor manufacturers. Their conclusions were that the use of non-renewable sources of energy and the global warming potential were the primarily responsible of the environmental impacts of this industry. In particular, according them, the following processes had, in descending order, the bigger contribution to pollution: etching, diffusion, and photolithography. Wang also stated that most of the energy consumed in the production phase (64 %), principally used to assure high air purity standards into cleanrooms, contributed to the carbon footprint of ICs.

Reducing the use of energy from non-renewable sources – to better manage, within acceptable and sustainable limits, the environmental impacts of the semiconductor manufacturing industry, especially to achieve high standards of energy efficiency and significant reduction of global warming potential – was also recognized as a primary need by Boyd et al. (2010).

Kuo et al. (2022) – in addition to further reiterating that electricity consumption, during the manufacturing phase, was the main responsible of the environmental impacts of the semiconductor sector – stated that the nanoscale parameter of the wafer feature heavily affected the overall

environmental impact of the process: in particular, according to these authors, the impact of 20 nm technology was less than that of 30 nm or 40 nm ones. This conclusion confirms the considerations of this paper about the technology process node as a key parameter of the valuation of the technological capacity grade and the assessment of environmental impacts of a company. Huang et al. (2016) also stated, in fact, that the technology node and the number of mask layers were the main parameters of the regression models for predicting the CFP (carbon footprint of a product) of a wafer. This result considerably simplified the LCA calculation reducing the amount of information, time and costs.

Regards to the GHG emissions, above cited for their Scope 1 and Scope 2 related components, it should be specified that, for the purposes of the overall assessment of the contribution given by a production process or a company to the generation of GHG emissions, it would be appropriate, from a LCA point of view, taking also into account that component (i.e., Scope 3) of GHG emissions related to the activities of a company that are not included in Scope 1 and Scope 2 categories: i.e. those emissions that are



Fig. 8. Kilograms of Hazardous Waste Generated per wfr-m<sup>2</sup>.

Table 5
Summary dashboard and value classes on the mood scale.
Sources: Elaboration of data of TSMC (2020), UMC (2020), GF (2021), SMIC (2020), PSMC (2020), HHS (2020).

|                                               | TSMC       | UMC        | GF         | SMIC        | PSMC       | HHS        |
|-----------------------------------------------|------------|------------|------------|-------------|------------|------------|
| a) Smallest Technology Node (nm) <sup>a</sup> | 5 [VG]     | 14 [N]     | 12 [N]     | 8 [VG]      | 22 [VB]    | 14 [N]     |
| b) Revenue/MI                                 | 1.00 [VG]  | 0.54 [N]   | 0.63 [G]   | 0.70 [G]    | 0.14 [VB]  | 0.27 [B]   |
| c) R&D Investments/MI                         | 0.68 [G]   | 0.35 [B]   | 0.45 [N]   | 1.00 [VG]   | 0.16 [VB]  | 0.31 [B]   |
| d) GHG <sub>1</sub> /MI                       | 0.59 [N]   | 0.72 [B]   | 0.49 [N]   | 1.00 [VB]   | 0.20 [VG]  | 0.06 [VG]  |
| e) GHG <sub>2</sub> /MI                       | 0.62 [B]   | 0.65 [B]   | 0.09 [VG]  | 1.00 [VB]   | 0.36 [G]   | 0.53 [N]   |
| f) F-GHG/MI                                   | 0.37 [G]   | 0.55 [N]   | 0.43 [N]   | 0.89 [VB]   | 1.00 [VB]  | 0.93 [VB]  |
| g Energy/MI                                   | 1.00 [VB]  | 0.93 [VB]  | 0.92 [VB]  | 0.79 [B]    | 0.57 [N]   | 0.72 [B]   |
| h) Water Withdrawal/MI                        | 0.55 [N]   | 0.41 [N]   | 0.56 [N]   | 0.87 [VB]   | 0.20 [VG]  | 1.00 [VB]  |
| i) Wastewater Discharge/MI                    | 0.45 [N]   | 0.16 [VG]  | 1.00 [VB]  | 0.87 [VB]   | 0.27 [G]   | 0.77 [B]   |
| l) General Waste Generated/MI                 | 1.00 [VB]  | 0.38 [G]   | 0.36 [G]   | 0.93 [VB]   | 0.30 [G]   | 0.32 [G]   |
| m) Hazardous Waste Generated/MI               | 1.00 [VB]  | 0.44 [N]   | 0.67 [B]   | 0.73 [B]    | 0.16 [VG]  | 0.45 [N]   |
| n) Average [n = $\Sigma(d \div m)/8$ ]        | 0.70       | 0.54       | 0.57       | 0.89        | 0.38       | 0.60       |
|                                               | (0.79) [B] | (0.61) [B] | (0.64) [B] | (1.00) [VB] | (0.43) [N] | (0.67) [B] |

Legend: VB: very bad; B: bad; N: neutral; G: good; VG: very good.

generated by the remaining large fraction of the value chain of a company (e.g., related to the mobility of employees, to supply chain, logistics, the use of the products, etc.). Unfortunately, this GHG category is difficult to calculate for this sector and only two companies (TSMC and UMC) published these data in their CSR reports; for this reason, this GHG component was excluded from this research. Indeed, the importance of this category, for the assessment of the overall  $\rm CO_2$  footprint of this specific industry, was also recognized by Higgs et al. (2009), who further highlighted the computational difficulties due to a lack of standardization boundaries and standard methodologies for several components of the semiconductor manufacturing footprint.

In conclusion of this overview, it can be deduced, by the survey of the available scientific literature, that no research, to date, has focused on the environmental impacts of the chip manufacturing or fabrication sector in its entirety or, in any case, of its single whole company.

## 5. Conclusions

Analyzing the entire value chain of manufacturing of these electronic components, the fabrication processes are undoubtedly those with the highest environmental impact, due to the huge quantities of raw materials and waste produced.

In conclusion, it can be stated that, differently to what happens in many other industrial sectors, in the semiconductor fabrication phase, larger company size and advanced products are not always related to lower quantities, per unit of production, of energy, waste and GHG emissions. In fact, those foundry firms that have the highest revenue per unit of production (TSMC, SMIC, GF, UMC), producing the most advanced semiconductors, are the same ones that have the highest GHG emission intensity indicators – excluding, in this case, the situation of GF, which stated, in its CSR report, values of indirect GHG emissions much lower than the direct ones – the highest energy intensity of their products, and the highest waste generation per unit of production.

The comparative analysis and assessment of the performance and ecoefficiency of the analyzed companies allowed to give an overall reliable picture of the current resource consumption and pollution of this industrial sector, highly strategic for the development and sustainability of the entire world economy.

Furthermore, the results of this study contribute both to provide elements of investigation or reflection for further scientific research on the environmental issues of the semiconductor industry.

It is hoped that, for the future, especially those foundry firms with the highest revenue and the most advanced technologies will invest much more to optimize their energy and water use and to adopt more efficient recovery and recycling systems, in order to further reduce the amount of their GHG emissions and waste, especially of hazardous ones.

## **Funding declaration**

This research did not receive any specific grant from funding agencies in the public, commercial, or not-for-profit sectors.

# Data availability

Data will be made available on request.

## **Declaration of competing interest**

The authors declare that they have no known competing financial interests or personal relationships that could have appeared to influence the work reported in this paper.

## References

Adak, A., 2021. Semiconductor lithography - technology overview. Copperpod IC. https://www.copperpodip.com/post/semiconductor-lithography. (Accessed 24 September 2022).
Ahmad, A.H., 2007. Life Cycle Assessment in Semiconductor Foundry. University of Southern, Queensland https://eprints.usq.edu.au/3939/1/Ahmad\_2007.pdf (accessed 19 September 2022).

AMD, 2022. Corporate responsibility report summary. https://www.amd.com/system/files/documents/2020-21-global-india-report-summary.pdf. (Accessed 22 May 2022).

Andrae, A.S.G., Andersen, O., 2011. Life cycle assessment of integrated circuit packaging technologies. Int. J. Life Cycle Assess. 16 (3), 258–267. https://doi.org/10.1007/s11367-011-0260-3.

Anttila, O., 2020. Czochralski growth of silicon crystals. In: Tilli, M., Petzold, M., Motooka, T., et al. (Eds.), Handbook of Silicon Based MEMS Materials And Technologies. Elsevier. https://doi.org/10.1016/B978-0-12-817786-0.00002-5.

 $ASML, 2022. \ Annual\ reports.\ https://www.asml.com/en/investors/annual-report.\ (Accessed\ 27\ September\ 2022).$ 

Boerse Group AG, 2022. ASML Aktie. https://www.boerse.de/fundamental-analyse/ASML-Aktie/NL0010273215. (Accessed 27 September 2022).

Boyd, S.B., 2012. Life-cycle Assessment of Semiconductors. Springer-Verlag, New York https://doi.org/10.1007/978-1-4419-9988-7.

Boyd, S.B., Horvath, A., Dornfeld, D.A., 2010. Life-cycle assessment of computational logic produced from 1995 through 2010. Environ. Resour. Lett. 5 (1), 1–8. https://doi.org/ 10.1088/1748-9326/5/1/014011.

Den, W., Chen, C.H., Luo, Y.C., 2018. Revisiting the water-use efficiency performance for microelectronics manufacturing facilities: using Taiwan's science parks as a case study. Water-Energy Nexus 1 (2), 116–133. https://doi.org/10.1016/j.wen.2018.12.002.

Devaray, P., Fatmadiana, S., Hatta, W.H., Wong, Y.H., 2022. An overview of conventional and new advancements in high kappa thin film deposition techniques in metal oxide semiconductor devices. J. Mater. Sci. Mater. Electron. 33, 7313–7348. https://doi.org/10.1007/ c10954-023-07075-7

Duffy, R., Meaney, F., Galluccio, E., 2020. Doping considerations for FinFET, gate-all-around, and nanosheet based devices. ECS Trans. 97 (3), 63–74. https://doi.org/10.1149/09703.

European Commission, 2022. European Chips Act. Brussels, 8.2.2022 COM(2022) 45 final. https://eur-lex.europa.eu/legal-content/en/TXT/PDF/?uri = COM:2022:45:FIN. (Accessed 15 May 2022).

Fang, Y., He, Y., 2022. Resolution technology of lithography machine. J. Phys. Conf. Ser. 2221. https://doi.org/10.1088/1742-6596/2221/1/012041.

<sup>&</sup>lt;sup>a</sup> According to a scale with the following classes:  $5 \div 8.4$ : VG;  $8.5 \div 11.8$ : G;  $11.9 \div 15.2$ : N;  $15.3 \div 18.6$ : B;  $18.7 \div 22$ : VB.

- GF, 2021. Corporate responsibility report. https://gf.com/wp-content/uploads/2021/09/GF-CRR21-report-0819a\_0.pdf. (Accessed 22 May 2022).
- HHS, 2020. Environmental, social and governance report. http://www.huahonggrace.com/download/esg2020\_en.pdf. (Accessed 5 December 2022).
- Higgs, T., Cullen, M., Yao, M., Stewart, S., 2009. Developing an overall CO2 footprint for semiconductor products. 2009 IEEE International Symposium on Sustainable Systems and Technology. https://doi.org/10.1109/ISSST.2009.5156786.
- Hoo, N.W., Ing, Y.S., Yaw, L.C., 2009. The effect of UPW quality on photolithography defect. In: Chen, A.C., Han, W.S., Lin, B.J., et al. (Eds.), Proceedings of SPIE (Society of Photo-Optical Instrumentation Engineers). Lithography Asia. Vol. 7520 p. 75202V-1.
- Huang, C.Y., Hu, A.H., Yin, J., Lin, P.H., 2012. Development of a simplified carbon footprinting methodology for the semiconductor industry. 2012 Electronics Goes Green 2012+. 2012, pp. 1–5. https://ieeexplore.ieee.org/document/6360425 (accessed 25 September 2022).
- Huang, C.Y., Hu, A.H., Yin, J., Wang, H.C., 2016. Developing a parametric carbon footprinting tool for the semiconductor industry. Int. J. Environ. Sci. Technol. 13, 275–285. https:// doi.org/10.1007/s13762-015-0869-z.
- Huff, M., 2021. Recent advances in reactive ion etching and applications of high-aspect-ratio microfabrication. Micromachines 12 (991), 1–24. https://doi.org/10.3390/mi12080991.
- IPCC (Intergovernmental Panel on Climate Change), 2022. PFC, HFC, NF3 and SF6 emissions from semiconductor manufacturing. https://www.ipcc-nggip.iges.or.jp/public/gp/bgp/3\_6\_PFC\_HFC\_NF3\_SF6\_Semiconductor\_Manufacturing.pdf. (Accessed 26 May 2022).
- Kamakura, N., 2022. From globalising to regionalising to reshoring value chains? The case of Japan's semiconductor industry. Camb. J. Reg. Econ. Soc. 15, 261–277. https://doi.org/ 10.1093/cires/rsac010.
- Kao, I., Chung, C., 2021. Wafer Manufacturing: Shaping of Single Crystal Silicon Wafers. John Wiley and Sons Ltd. NJ (USA) ISBN: 978-0-470-06121-3
- Khan, S.M., Mann, A., Peterson, D., 2021. The semiconductor supply chain: assessing national competitiveness. CSET (Center for Security and Emerging Technology) (accessed 7.6.2022). https://cset.georgetown.edu/wp-content/uploads/The-Semiconductor-Supply-Chain-Issue-Brief.pdf.
- Kohli, R., 2019. Applications of UV-ozone cleaning technique for removal of surface contaminants. In: Kohli, R., Mittal, K.L. (Eds.), Developments in Surface Contamination And Cleaning: Applications of Cleaning Techniques. 11, pp. 355–390. https://doi.org/10.1016/B978-0-12-815577-6.00009-8.
- Krishnan, N., Boyd, S., Rosales, J., Dornfeld, D., Raoux, S., Smati, R., 2004. Using a hybrid approach to evaluate semiconductor life cycle environmental issues a case study in interconnect module impacts. 2004IEEE International Symposium on Electronics And the Environment, 2004. Conference Record, pp. 86–89. https://escholarship.org/content/qt7x99h868/qt7x99h868.pdf?t=n8i4ey (accessed 21 September 2022).
- Kuo, T.C., Kuo, C.Y., Chen, L.W., 2022. Assessing environmental impacts of nanoscale semiconductor manufacturing from the life cycle assessment perspective. Resour. Conserv. Recycl. 182, 1–9. https://doi.org/10.1016/j.resconrec.2022.106289.
- Lakcher, A., Zayed, A., Shumway, J., van Delft, J.P., Isai, G., Mustata, R., van den Brink, A., et al., 2020. On-product focus monitoring and control for immersion lithography in 3D-NAND manufacturing. Proc. SPIE Int. Soc. Opt. Eng. https://doi.org/10.1117/12.2552930.
- Lee, Y.M., 2021. Introduction to optical lithography. ISBN: 978-0-7503-2650-6In: Lee, Y.M. (Ed.), Efficient Extreme Ultraviolet Mirror Design. IOP Publishing Ltd.
- Liu, T., 2021. Analysis on the application, development, and future prospects of Gallium Nitride (GaN). Proc. SPIE 11767, 2020 International Conference on Optoelectronic Materials And Devices. https://doi.org/10.1117/12.2592222 (26 January 2021).
- Liu, C.H., Lin, S.J., Lewis, C., 2010. Life cycle assessment of DRAM in Taiwan's semiconductor industry. J. Clean. Prod. 18 (5), 419–425. https://doi.org/10.1016/j.jclepro.2009.10.004.
- McKinsey & Co., 2020. Semiconductor design and manufacturing: achieving leading-edge capabilities. https://www.mckinsey.com/~/media/McKinsey/Industries/Advanced\_Electronics. (Accessed 15 May 2022).
- Mullen, E., Morris, M.A., 2021. Green nanofabrication opportunities in the semiconductor industry: a life cycle perspective. Nanomaterials 11 (5), 1085. https://doi.org/10.3390/ nano11051085.

- PG&E (Pacific Gas and Electric), 2011. High performance cleanrooms. https://www.pge.com/includes/docs/pdfs/mybusiness/energysavingsrebates/incentivesbyindustry/Cleanrooms\_BestPractices.pdf. (Accessed 6 June 2022).
- PSMC, 2020. Corporate social responsibility report. https://www.powerchip.com/upload/docDB/b416a475-8e8b-400f-99f4-cc937d2103c2.pdf. (Accessed 5 December 2022).
- Saifullah, M.S.M., Tiwale, N., Ganesan, R., 2022. Review of metal-containing resists in electron beam lithography: perspectives for extreme ultraviolet patterning. J. Micro/Nanopattern. Mater. Metrol. 21 (4), 041402. https://doi.org/10.1117/1.JMM.21.4. 041402
- Semiconductor Engineering, 2022. Photomask. A template of what will be printed on a wafer. https://semiengineering.com/knowledge\_centers/manufacturing/lithography/photomask. (Accessed 6 March 2022).
- Shen, C.W., Tran, P.P., Ly, P.T.M., 2018. Chemical waste management in the U.S. semiconductor industry. Sustainability 10 (5), 1545. https://doi.org/10.3390/su10051545.
- SIA (Semiconductor Industry Association), 2021. State of the US semiconductor industry. https://www.semiconductors.org/wp-content/uploads/2021/09/2021-SIA-State-of-the-Industry-Report.pdf. (Accessed 6 June 2022).
- Singh, T., Sreenivasan, S.V., Choi, J., Schumaker, P., Xu, F., 2017. Status of UV imprint lithography for nanoscale manufacturing. In: Hashmi, S. (Ed.), Reference Module in Materials Science and Materials Engineering. Elsevier. https://doi.org/10.1016/B978-0-12-803581-8.10251-6.
- SMIC, 2020. Corporate social responsibility report. https://www.smics.com/en/site/responsibility\_report\_honor. (Accessed 5 December 2022).
- Trendforce, 2022. Localization of chip manufacturing rising. Taiwan to control 48% of global foundry capacity in 2022. https://www.trendforce.com/presscenter/news/20220425-11204.html. (Accessed 21 May 2022).
- TSMC, 2020. Corporate social responsibility report. https://esg.tsmc.com/download/file/2020-csr-report/english/pdf/e-all.pdf (accessed 11 My 2022).
- UMC, 2020. Corporate social responsibility report. https://www.umc.com/en/Download/corporate\_sustainability\_reports. (Accessed 5 November 2022).
- US 116th Congress, 2020. Creating Helpful Incentives to Produce Semiconductors (CHIPS) for America Act - H.R.7178/S.3933. Final draft. https://www.congress.gov/bill/116thcongress/house-bill/7178. (Accessed 15 May 2022).
- US 117th Congress, 2020. Facilitating American-Built Semiconductors (FABS) Act, S.2107. https://www.congress.gov/bill/117th-congress/senate-bill/2107/all-info. (Accessed 15 May 2022).
- US DOE (Department of Energy), 2022. Semiconductor: Supply chain deep dive assessment. U.S. Department of Energy Response to Executive Order 14017, "America's Supply Chains". (Accessed 5 November 2022) (https://www.energy.gov/sites/default/files/2022-02/SemiconductorSupply%ChainReport%-%Final.pdf).
- US EPA (Environmental Protection Agency), 2018. Electronics manufacturing. 40 CFR 98, subpart I. https://www.epa.gov/sites/default/files/2018-02/documents/i\_infosheet\_2018.pdf. (Accessed 22 May 2022).
- Varas, A., Varadarajan, R., Goodrich, J., et al., 2021. Strengthening the global semiconductor supply chain in an uncertain era. BCG (Boston Consulting Group). https://www. semiconductors.org/wp-content/uploads/2021/05/BCG-x-SIA-Strengthening-the-Global-Semiconductor-Value-Chain-April-2021\_1.pdf. (Accessed 27 May 2022).
- Wang, H.C., 2014. Carbon Footprints of Different Processes in the Integrated Circuit Foundry Industry. National Chiao Tung University, p. 64. https://ir.nctu.edu.tw/handle/11536/ 74880 (accessed 27 September 2022).
- Wang, Z., Cao, D., Xu, R., Qu, S., Wang, Z., Lei, Y., 2016. Realizing ordered arrays of nano-structures. Nano Energy 19, 328–362. https://doi.org/10.1016/j.nanoen.2015.11.032.
- WSTS (World Semiconductor Trade Statistics), 2022. The Worldwide Semiconductor Market was up 26.2 percent in 2021, and is expected to show a further growth of 10.4. https://www.wsts.org/esraCMS/extension/media/f/WST/5401/WSTS\_nr-2022\_03.pdf. (Accessed 22 May 2022).